BODY HEIGHT | 0.030 INCHES MINIMUM AND 0.070 INCHES MAXIMUM |
BODY LENGTH | 0.240 INCHES MINIMUM AND 0.260 INCHES MAXIMUM |
BODY WIDTH | 0.120 INCHES MINIMUM AND 0.150 INCHES MAXIMUM |
CASE OUTLINE SOURCE AND DESIGNATOR | T0-84 JOINT ELECTRON DEVICE ENGINEERING COUNCIL |
DESIGN FUNCTION AND QUANTITY | 1 GATE, NAND |
FEATURES PROVIDED | EXPANDABLE AND HERMETICALLY SEALED AND POSITIVE OUTPUTS |
INCLOSURE CONFIGURATION | FLAT PACK |
INCLOSURE MATERIAL | GLASS AND METAL |
INPUT CIRCUIT PATTERN | 8 INPUT |
OUTPUT LOGIC FORM | TRANSISTOR-TRANSISTOR LOGIC |
MAXIMUM POWER DISSIPATION RATING | 22.0 MILLIWATTS |
OPERATING TEMP RANGE | +0.0 TO 125.0 CELSIUS |
PRECIOUS MATERIAL AND LOCATION | TERMINAL SURFACE GOLD |
PRECIOUS MATERIAL | GOLD |
STORAGE TEMP RANGE | -65.0 TO 150.0 CELSIUS |
TERMINAL TYPE AND QUANTITY | 14 FLAT LEADS |
TERMINAL SURFACE TREATMENT | GOLD |
TEST DATA DOCUMENT | 11530-44-191513 DRAWING (THIS IS THE BASIC GOVERNING DRAWING, SUCH AS A CONTRACTOR DRAWING, ORIGINAL EQUIPMENT MANUFACTURER DRAWING, ETC.; EXCLUDES ANY SPECIFICATION, STANDARD OR OTHER DOCUMENT THAT MAY BE REFERENCED IN A BASIC GOVERNING DRAWING) |
TIME RATING PER CHACTERISTIC | 15.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, LOW TO HIGH LEVEL OUTPUT AND 15.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, HIGH TO LOW LEVEL OUTPUT |
VOLTAGE RATING AND TYPE PER CHARACTERISTIC | 5.5 VOLTS MAXIMUM POWER SOURCE |