BODY HEIGHT | 0.030 INCHES MINIMUM AND 0.070 INCHES MAXIMUM |
BODY LENGTH | 0.240 INCHES MINIMUM AND 0.275 INCHES MAXIMUM |
BODY WIDTH | 0.240 INCHES MINIMUM AND 0.260 INCHES MAXIMUM |
CASE OUTLINE SOURCE AND DESIGNATOR | T0-86 JOINT ELECTRON DEVICE ENGINEERING COUNCIL |
DESIGN FUNCTION AND QUANTITY | 1 FLIP-FLOP, J-K, OR INPUT |
FEATURES PROVIDED | HERMETICALLY SEALED AND MONOLITHIC AND HIGH SPEED AND EDGE TRIGGERED AND POSITIVE OUTPUTS AND W/ENABLE |
INCLOSURE CONFIGURATION | FLAT PACK |
INCLOSURE MATERIAL | CERAMIC AND GLASS |
INPUT CIRCUIT PATTERN | 10 INPUT |
OUTPUT LOGIC FORM | TRANSISTOR-TRANSISTOR LOGIC |
MAXIMUM POWER DISSIPATION RATING | 60.0 MILLIWATTS |
OPERATING TEMP RANGE | -55.0 TO 125.0 CELSIUS |
STORAGE TEMP RANGE | -65.0 TO 200.0 CELSIUS |
TERMINAL TYPE AND QUANTITY | 14 FLAT LEADS |
TERMINAL SURFACE TREATMENT | SOLDER |
TEST DATA DOCUMENT | 13499-351-7336 DRAWING (THIS IS THE BASIC GOVERNING DRAWING, SUCH AS A CONTRACTOR DRAWING, ORIGINAL EQUIPMENT MANUFACTURER DRAWING, ETC.; EXCLUDES ANY SPECIFICATION, STANDARD OR OTHER DOCUMENT THAT MAY BE REFERENCED IN A BASIC GOVERNING DRAWING) |
TIME RATING PER CHACTERISTIC | 15.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, LOW TO HIGH LEVEL OUTPUT AND 15.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, HIGH TO LOW LEVEL OUTPUT |
VOLTAGE RATING AND TYPE PER CHARACTERISTIC | -1.5 VOLTS MAXIMUM POWER SOURCE |