BODY HEIGHT | 0.180 INCHES MAXIMUM |
BODY LENGTH | 0.660 INCHES MINIMUM AND 0.785 INCHES MAXIMUM |
BODY WIDTH | 0.220 INCHES MINIMUM AND 0.280 INCHES MAXIMUM |
CASE OUTLINE SOURCE AND DESIGNATOR | T0-116 JOINT ELECTRON DEVICE ENGINEERING COUNCIL |
DESIGN FUNCTION AND QUANTITY | 2 FLIP-FLOP, J-K, CLOCKED, MASTER SLAVE |
FEATURES PROVIDED | W/CLEAR AND W/PRESET AND HERMETICALLY SEALED AND BURN IN |
INCLOSURE CONFIGURATION | DUAL-IN-LINE |
INCLOSURE MATERIAL | CERAMIC |
INPUT CIRCUIT PATTERN | 5 INPUT |
MAXIMUM POWER DISSIPATION RATING | 1.3 WATTS |
OPERATING TEMP RANGE | -55.0 TO 125.0 CELSIUS |
OUTPUT LOGIC FORM | TRANSISTOR-TRANSISTOR LOGIC |
STORAGE TEMP RANGE | -65.0 TO 150.0 CELSIUS |
TERMINAL SURFACE TREATMENT | SOLDER |
TERMINAL TYPE AND QUANTITY | 16 PRINTED CIRCUIT |
TEST DATA DOCUMENT | 00752-385079 DRAWING (THIS IS THE BASIC GOVERNING DRAWING, SUCH AS A CONTRACTOR DRAWING, ORIGINAL EQUIPMENT MANUFACTURER DRAWING, ETC.; EXCLUDES ANY SPECIFICATION, STANDARD OR OTHER DOCUMENT THAT MAY BE REFERENCED IN A BASIC GOVERNING DRAWING) |
TIME RATING PER CHACTERISTIC | 25.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, LOW TO HIGH LEVEL OUTPUT AND 40.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, HIGH TO LOW LEVEL OUTPUT |
VOLTAGE RATING AND TYPE PER CHARACTERISTIC | 7.0 VOLTS MAXIMUM POWER SOURCE |